



Transistor - It is just a **switch**. It is either switched on (current can flow), or switched **off** (no current flow)



Gate - A device that performs basic operation on electrical signals

Circuits - Gates combined to perform more complicated tasks

Logic diagrams - A graphical representation of a circuit; each gate has its own symbol

Truth tables - A table showing all possible input value and the associated output values

Boolean expressions - Uses Boolean algebra, a mathematical notation for expressing two-valued logic



- o Digital systems are concerned with digital signals.
- **Binary signals** are the most common form of digital signals. They can be used individually to represent a single binary quantity or the state of a single switch.



A simple binary arrangement

| S      | L   |
|--------|-----|
| OPEN   | OFF |
| CLOSED | ON  |

| S | L |
|---|---|
| 0 | 0 |
| 1 | 1 |

truth table

#### Introduction

- The building blocks used to create digital circuits are **logic gates**.
- The name is derived from the ability of such a device to **make decisions**. They produce a logic-1 or logic-0 output signal, if input logic requirements are satisfied.
- In most logic gates, the low (0) state is approximately zero volts (0 V), while the high (1) state is approximately five volts positive (+5 V).
- Most logic gates have two inputs and one output. There are seven basic logic gates: AND, OR, NOT, NAND, NOR, XOR, and XNOR.
- Each gate has its own **logic symbol** which allows complex functions to be represented by a logic diagram.
- The function of each gate can be represented by a truth table or using Boolean notation.

#### LOGIC GATES

- Inverter (NOT Gate)
- AND Gate
- OR Gate
- Exclusive-OR (XOR) Gate
- ◆ NAND Gate = AND Gate + Inverter
- NOR Gate = OR Gate + Inverter
- Exclusive-NOR Gate = XOR Gate + Inverter



## Inverter (NOT) Gate

The NOT gate (or inverter)



B = A' or  $B = \sim A$  or





- (a) Circuit symbol
- (b) Truth table
- (c) Boolean expression
- (d) Timing Diagram







(e) IEEE Symbol

**Effect of Double Inversion** 

### Buffer Gate



(a) Circuit symbol

(b) Truth table

$$B = A$$

(c) Boolean expression

#### AND Gate



| A | В | C |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

 $C = A \cdot B$ 



- (a) Circuit symbol
- (b) Truth table
- (c) Boolean expression
- (d) Timing Diagram



(e) IEEE Symbol

### OR Gate

#### The OR gate



C = A + B B

- (a) Circuit symbol
- (b) Truth table
- (c) Boolean expression
- (d) Timing Diagram



(e) IEEE Symbol

#### BASIC LOGIC GATES



| AND                                                                   | OR                                                                 | NOT                                          |
|-----------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------|
| Two or more inputs but only one output                                | Two or more inputs but only one output.                            | One input, one output; Unary operation       |
| Algebraic Function: <b>Y = A.B</b> Logical Multiplication             | Algebraic Function: <b>Y = A+B</b> Logical Addition                | Algebraic Function: <b>Y = A'</b> Complement |
| All or nothing gate Output is 1, if and only if all its inputs are 1. | Any or all gate Output is LOW only when all of the inputs are LOW. | Inverter gate                                |

### NAND Gate



- A B C

  0 0 1

  0 1 1

  1 0 1

  1 1 1
- $C = \overline{A \cdot B}$



- (a) Circuit symbol
- (b) Truth table
- (c) Boolean expression
- (d) Timing Diagram



(e) IEEE Symbol

### NOR Gate

The NOR gate



- A B C

  0 0 1

  0 1 0

  1 0 0

  1 1 0
- $C = \overline{A + B}$



- (a) Circuit symbol
- (b) Truth table
- (c) Boolean expression
- (d) Timing Diagram



(e) IEEE Symbol

#### **XOR Gate**

"Odd but not even gate"

#### The Exclusive OR gate



(a) Circuit symbol



(b) Truth table



(c) Boolean expression

(d) Timing Diagram



(e) IEEE Symbol

Complement of a variable is represented by an overbar or 'Thus, complement of variable B is represented as B'.

#### **XNOR Gate**

#### The Exclusive NOR gate



(a) Circuit symbol



(b) Truth table



(c) Boolean expression



(d) Timing Diagram



(e) IEEE Symbol

#### DERIVED LOGIC GATES



| NAND                                                                  | NOR                                                                  | XOR                                                                                                | XNOR                                                                                            |
|-----------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Not AND                                                               | NOT OR                                                               | Odd, but not even gate;<br>HIGH when odd no. of<br>HIGH inputs                                     | Exclusive NOR gate;<br>Inverted XOR gate                                                        |
| Algebraic Function:<br>Y = (A.B)'                                     | Algebraic Function:<br>Y = (A+B)'                                    | Algebraic Function:<br>Y = A'B + AB'                                                               | Algebraic Function:<br>Y = AB + A'B'                                                            |
| The unique output from the NAND gate is 0 only when all inputs are 1. | The unique output from the NOR gate is 1 only when all inputs are 0. | Anticoincidence gate/inequality detector - produces an output 1 only when the inputs are not equal | coincidence gate/ equality detector - since produces an output 1 only when the inputs are equal |

# QUIZ



- 1. How many AND gates are required to realize Y = CD + EF + G?
  - a) 4
  - b) 5
  - c) 3
  - d) 2
- 2. The NOR gate output will be high if the two inputs are
  - a) 00
  - b) 01
  - c) 10
  - d) 11



- 3. An OR gate has 4 inputs. One input is high and the other three are low. The output is ......
  - a) Low
  - b) High
  - c) alternately high and low
  - d) may be high or low depending on relative magnitude of inputs
- 4. How many two input AND gates and two input OR gates are required to realize Y = ST+PQ+RS?
  - a) 3, 2
  - b) 4, 2
  - c) 1, 1
  - d) 2, 3



- 5. The symbol  $\frac{A}{B}$  is for
  - a. OR gate
  - b. AND gate
  - c. NOR gate
  - d. XOR gate
- 6. Function of NOT gate is to .....
  - a) Stop signal
  - b) Invert input signal
  - c) Act as a universal gate
  - d) None of the above